Chapter 10 Analog-to-Digital Converter (ADC12B_LBA_V1)
S12ZVHY/S12ZVHL Family Reference Manual Rev. 1.05
Freescale Semiconductor
361
10.4
Memory Map and Register Definition
This section provides a detailed description of all registers accessible in the ADC12B_LBA.
10.4.1
Module Memory Map
gives an overview of all ADC12B_LBA registers.
NOTE
Register Address = Base A Address Offset, where the Base Address
is defined at the MCU level and the Address Offset is defined at the module
level.
Address
Name
Bit 7
6
5
4
3
2
1
Bit 0
0x0000
ADCCTL_0
R
ADC_EN
ADC_SR
FRZ_MOD
SWAI
ACC_CFG[1:0]
STR_SEQA
MOD_CFG
W
0x0001
ADCCTL_1
R
CSL_BMOD RVL_BMOD SMOD_ACC AUT_RSTA
0
0
0
0
W
0x0002
ADCSTS
R
CSL_SEL RVL_SEL
DBECC_ERR
Reserved
READY
0
0
0
W
0x0003
ADCTIM
R
0
PRS[6:0]
W
0x0004
ADCFMT
R
DJM
0
0
0
0
SRES[2:0]
W
0x0005
ADCFLWCTL
R
SEQA
TRIG
RSTA
LDOK
0
0
0
0
W
0x0006
ADCEIE
R
IA_EIE
CMD_EIE
EOL_EIE
Reserved TRIG_EIE
RSTAR_EIE
LDOK_EIE
0
W
0x0007
ADCIE
R
SEQAD_IE
CONIF_OIE
Reserved
0
0
0
0
0
W
0x0008
ADCEiF
R
IA_EIF
CMD_EIF
EOL_EIF
Reserved TRIG_EIF
RSTAR_EIF
LDOK_EIF
0
W
0x0009
ADCIF
R
SEQAD_IF
CONIF_OIF
Reserved
0
0
0
0
0
W
0x000A ADCCONIE_0
R
CON_IE[15:8]
W
0x000B ADCCONIE_1
R
CON_IE[7:1]
EOL_IE
W
0x000C ADCCONIF_0
R
CON_IF[15:8]
W
0x000D ADCCONIF_1
R
CON_IF[7:1]
EOL_IF
W
0x000E ADCIMDRI_0
R CSL_IMD RVL_IMD
0
0
0
0
0
0
0x000F ADCIMDRI_1
R
0
0
RIDX_IMD[5:0]
W
= Unimplemented or Reserved
Figure 10-3. ADC12B_LBA Register Summary (Sheet 1 of 3)