TC1784
Keyword Index
User´s Manual
L-11
V1.1, 2011-05
Frame formats 18-6
Output control 18-27
Passive time frames 18-11
Shift register operation 18-12
Transmission mode 18-14
Triggered mode 18-14
Features 1-31, 18-4
I/O control 18-27
Interrupts 18-31
Command frame interrupt 18-32
Data frame interrupt 18-32
Interrupt request compressor 18-35
Receive data interrupt 18-34
Time frame finished interrupt 18-33
Kernel block diagram 18-3
Module implementation
Input/output function selection
18-69
Module clock control 18-65
Overview 18-3
Registers
DC
DD
DSC
DSDSH
DSDSL
DSS
ICR
ID
ISC
ISR
OCR
Offset addresses 18-37
Overview 18-36
UDx
USR
Baud rate 18-25
Block diagram 18-21
Data frame protocol 18-22
Data reception 18-23, 18-24
Input control 18-30
Parity checking 18-22
Sampling 18-26
O
OCDS
Communication mode 15-11
Features 15-10
Multi-core break switch 15-11
Registers 15-14
RW mode 15-10
Triggered transfers 15-11
Components 15-4
JTAG interface 15-13
Debug actions 15-8
Debug event generation 15-7
of BCU 15-9
of CPU 15-6
of DMA 15-9
of PCP 15-9
Registers 15-8
OCDS level 3 15-1
Overview 15-1
System block diagram 15-3
OLDA 5-4
Online Data Acquisition 5-4
OVC
Access performance 6-7
Data access overlay control 6-1
Data access redirection 6-2
Emulation memory overlay 6-6
External memory overlay 6-6
Overlay Memory Control Registers 6-7
Offset addresses 6-8
Overview 6-7
Overlay Registers
OCON 6-20
OMASKx
OTARx
RABRx
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...