![Infineon Technologies TC1784 User Manual Download Page 403](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446403.webp)
TC1784
On-Chip System Buses and Bus Bridges
User´s Manual
4-35
V1.1, 2011-05
Buses, V1.9
c) ONA1 = 01
B
means that the equal match condition for debug address 1 register is
selected.
d) ONG = 1 means that the grant debug trigger is enabled.
e) CONCOM[2:0] = 101
B
means that the address trigger is created by address
trigger 1 OR address trigger 2 (CONCOM1 = 0), and that the grant trigger is
ANDed with the address trigger (CONCOM0 = 1), and that the signal status trigger
is ANDed with the address trigger (CONCOM2 = 1).
f) RA = 1 means that the BCU breakpoint logic is rearmed.
4. Writing SBCU_DBGRNT = FFFFFFD7
H
:
means that the grant trigger for the SPB master of the PCP and LFI Bridge is enabled.
5. Writing SBCU_DBBOS = 00001000
H
:
means that the signal status trigger is generated on a write transfer and not on a read
transfer.
OCDS Debug Example 2
•
Task: generation of a BCU debug trigger event on any half-word access in User
Mode to address area 01FFFFFF
H
to 02FFFFFF
H
by any master.
For this task, the following programming settings for the BCU breakpoint logic must be
executed:
1. Writing SBCU_DBADR1 = 01FFFFFF
H
2. Writing SBCU_DBADR2 = 02FFFFFF
H
3. Writing SBCU_DBCNTL = 32206010
H
:
a) ONBOS[3:0] = 0011
B
means that the signal status trigger is disabled for a read or
for write signal status match but enabled for Supervisor Mode match AND opcode
match conditions according to the settings of bit SVM and bit field OPC in register
SBCU_DBBOS.
b) ONA2 = 10
B
means that the address 2 trigger is generated if the FPI Bus address
is greater or equal to SBCU_DBADR2.
c) ONA1 = 10
B
means that the address 1 trigger is generated if the FPI Bus address
is greater or equal to SBCU_DBADR1.
d) ONG = 0 means that the grant debug trigger is disabled.
e) CONCOM[2:0] = 110
B
means that the address trigger is created by address
trigger 1 AND address trigger 2 (CONCOM1 = 1), and that the grant trigger is OR-
ed with the address trigger (CONCOM0 = 0), and that the signal status trigger is
AND-ed with the address trigger (CONCOM2 = 1).
f) RA = 1 means that the BCU breakpoint logic is rearmed.
4. Writing SBCU_DBGRNT = FFFFFFFF
H
:
means that no grant trigger for SPB masters is selected (“don’t care” because also
disabled by ONG = 0).
5. Writing SBCU_DBBOS = 00000001
H
:
means that the signal status trigger is generated for read (RD = 0) and write (WR = 0)
half-word transfers (OPC = 0001
B
) in User Mode (SVM = 0).
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...