TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-122
V1.1, 2011-05
GPTA
®
v5, V1.14
Shifting the write data through the FIFO requires a few clock cycles. When new data
becomes written before the FIFO is ready to accept them, wait states will be inserted into
the write access.
If the OMCRLg register bit field OMGn of the multiplexer array is programmed with an
invalid (reserved) value, the related outputs will be forced to 0. When the array is
disabled (MRACTL.MAEN = 0), all cell inputs and outputs are disconnected from the
GPIO lines and are driven with 0.
Figure 21-78 GPTA
®
v5 Multiplexer Array Control Register FIFO Structure
Multiplexer
Register
Array
FIFO
MCA05980_mod
OTMCR0
31
OTMCR1
OMCRL0
OMCRH0
MRADOUT
0
LIMCRL7
LIMCRH7
LIMCRL0
LIMCRH0
Output
Multiplexer
Control Registers
LTC Input
Multiplexer
Control Registers
GIMCRL3
GIMCRH3
GIMCRL0
GIMCRH0
GTC Input
Multiplexer
Control Registers
31
MRADIN
0
31
MRACTL
0
51
52
25
26
23
24
9
10
7
8
1
2
OMCRL13
OMCRH13
Trigger/Gating
Multiplexer
Control Registers
53
54
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...