TC1784
LMB External Bus Unit
User´s Manual
12-55
V1.1, 2011-05
EBUT13L-A, V1.16
EBSE
17
rw
Early Burst Signal Enable
0
B
ADV is delayed.
1
B
ADV is not delayed.
Note: (see
Control of ADV & Other Signal Delays
DBA
18
rw
Disable Burst Address Wrapping
Reserved, write 0
B
WAITINV
19
rw
Reversed polarity at WAIT
0
B
OFF
, input at WAIT pin is active low (default
after reset).
1
B
Polarity reversed
, input at WAIT pin is active
high.
BCGEN
21:20
rw
Byte Control Signal Control
This bit field selects the timing mode of the byte
control signals.
00
B
Byte control signals follow chip select timing.
01
B
Byte control signals follow control signal timing
(RD, RD/WR) (default after reset).
10
B
Byte control signals follow write enable signal
timing (RD/WR only).
11
B
Reserved.
PORTW
23:22
rw
Device Addressing Mode
. Mandatory value of 01
B
required for
correct operation
WAIT
25:24
rw
External Wait Control
Function of the WAIT input. This is specific to the
device type (i.e. the agen field).
For Asynchronous Devices:
0
D
OFF (default after reset).
1
D
Asynchronous input at WAIT.
2
D
Synchronous input at WAIT.
3
D
reserved.
Note: See
“External Extension of the Command
AAP
26
rw
Asynchronous Address phase:
Reserved, write 0
B
RES
27
r
Reserved, always 0
Field
Bits
Type Description
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...