![Infineon Technologies TC1784 User Manual Download Page 55](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446055.webp)
TC1784
Introduction
User´s Manual
1-16
V1.1, 2011-05
Intro, V1.0
1.3.4
System Control Unit
The following SCU introduction gives an overview about the TC1784 System Control
Unit (SCU) For Information about the SCU see chapter 3.
1.3.4.1
Clock Generation Unit
The Clock Generation Unit (CGU) allows a very flexible clock generation for the TC1784.
During user program execution the frequency can be programmed for an optimal ratio
between performance and power consumption.
1.3.4.2
Features of the Watchdog Timer
The main features of the WDT are summarized here.
•
16-bit Watchdog counter
•
Selectable input frequency:
f
FPI
/256 or
f
FPI
/16384
•
16-bit user-definable reload value for normal Watchdog operation, fixed reload value
for Time-Out and Prewarning Modes
•
Incorporation of the ENDINIT bit and monitoring of its modifications
•
Sophisticated Password Access mechanism with fixed and user-definable password
fields
•
Access Error Detection: Invalid password (during first access) or invalid guard bits
(during second access) trigger the Watchdog reset generation
•
Overflow Error Detection: An overflow of the counter triggers the Watchdog reset
generation
•
Watchdog function can be disabled; access protection and ENDINIT monitor function
remain enabled
•
Double Reset Detection: If a Watchdog induced reset occurs twice, a severe system
malfunction is assumed and the TC1784 is held in reset until a system / class 0 reset
occurs. This prevents the device from being periodically reset if, for instance,
connection to the external memory has been lost such that even system initialization
could not be performed
1.3.4.3
Reset Operation
The following reset request triggers are available:
•
1 External power-on hardware reset request trigger; PORST, (cold reset)
•
2 External System Request reset triggers; ESR0 and ESR1 (cold/warm reset)
•
Watchdog Timer (WDT) reset request trigger, (warm reset)
•
Software reset (SW), (warm reset)
•
Debug (OCDS) reset request trigger, (warm reset)
•
JTAG reset (special reset)
•
Resets via the JTAG interface
Note: The JTAG and OCDS resets are described in the OCDS chapter.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...