TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-11
V1.1, 2011-05
DMA, V3.03
11.2.4.2 DMA Channel Request Control
shows the control logic for DMA requests that is implemented for each DMA
channel.
Figure 11-6 Channel Request Control
(m = 0-1)
Two different types of DMA requests are possible:
•
Hardware DMA requests
•
Software DMA requests
The hardware request CHmn_REQ can be connected to one of sixteen possible
hardware request input lines as selected by bit field CHCRmn.PRSEL. The hardware
request input structure for CHCRmn.PRSEL includes a ´positive edge detector´ as the
DMA channels requires single pulse requests.
Hardware requests are enabled/disabled by status bit TRSR.HTREmn. HTREmn can be
set/reset by software or by hardware in Single Mode at the end of a DMA transaction. A
software request can be generated by setting bit STREQ.SCHmn.
MCA06154c
TRSR
Transfer
Request
To
Channel
Arbiter
HTREmn
STREQ
SCHmn
&
TRSR
CHmn
Set
Reset
CHCRmn
RROAT
End of
Transfer
Reset
Set
Reset
M
U
X
CHCRmn
CHMODE
Suspend Control
&
SUSENmn
SUSPMR
TRSR
0
1
End of
Transaction
DCHmn
ECHmn
HTREQ
Suspend Request
&
Transfer
Request
Lost
Interrupt
ERRSR
TRLmn
&
Set
CHRSTR
CHmn
End of
Transaction
≥
1
≥
1
Pattern
Match
Reset
Reset
M
U
X
4
CHCRmn
PRSEL
CHmn_REQ
CHmn_REQI00
CHmn_REQI01
CHmn_REQI02
CHmn_REQI13
CHmn_REQI14
CHmn_REQI15
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...