TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-121
V1.1, 2011-05
DMA, V3.03
The DMA controller module contains in total 12 interrupt request nodes with its interrupt
service request control registers:
•
Eight interrupt requests SR[7:0] = INT_O[7:0] from the DMA controller; upper eight
interrupt requests of the DMA controller INT_O[15:8] are used ad DMA channel
trigger inputs
.
•
Four interrupt requests SR[3:0] = INT_O[3:0] from the MLI0 module; upper four
interrupt requests of the MLI0 module INT_O[7:4] are not connected.
Figure 11-30 Implementation of the DMA Module and the MLI Module
DMA
Module
Kernel
Interrupt
Control
in DMA
Module
Clock
Control
Address
Decoder
MCA06178
INT_O[15:0]
f
MLI0
f
DMA
MLI0
Module
Kernel
Cerberus
INT_O[7:0]
MLI0_FDR
f
FPI
SR[7:0]
SR[3:0]
16
8
1
CBS_SRC
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...