TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-269
V1.1, 2011-05
GPTA
®
v5, V1.14
21.7
GPTA
®
v5 Module Implementation
This section describes the GPTA
®
v5 interfaces as implemented in TC1784 with the clock
control, port and Micro Second Channel connections, interrupt control, and address
decoding.
21.7.1
Interconnections of GPTA0/LTCA2 Units
The following items are described in this section:
•
GPTA
®
v5 module (kernel) external registers
•
Port control and connections
– I/O port line assignment
– I/O function selection
– Pad driver characteristics selection
– Emergency control of GPTA
®
v5 outputs
•
On-chip connections
– Clock bus connections
– MSC controller connections
– FADC connections
– MultiCAN, SCU, and DMA connections
– SCU connections (ADC, DMA)
•
Module clock generation
•
Interrupt registers
•
GPTA
®
v5 address map
shows the TC1784 specific implementation details and interconnections of
the units GPTA0/LTCA2.The units are supplied by clock control and address decoding
logic.
Additional connections are described in the following sections.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...