TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-3
V1.1, 2011-05
GPTA
®
v5, V1.14
different Local Timer Cell Bypass mechanism may be found in the section
Output Line Control” on Page 21-73
. Two different application examples using the
global and local bypass may be found in
new features is upwards compatible to the GPTAv4.
•
Due to the new bypassing mechanism, a new coherent update mechanism has been
introduced, the Local Coherent update described within
(see
). This new local coherent update or double action principle, is very useful
to update single Local Timer Cells or a couple of Local Timer Cells within a Group
sequentially (not simultaneously) without signal distortion (no other signal output
beside the previously configured and the new configured). The new update principle
allows to update a local timer cell within a group of local timer cells independent of
other local timer cells and therefore also not synchronous/coherent to other local
timer cells. This new mechanism upgrades the older mechanism of global coherent
update. This older principle of global coherent is very useful to update a number of
Local Timer Cells simultaneously. This new features is upwards compatible to the
GPTAv4.
•
Four GPTA0/LTCA2 OUTs have been assigned to the new port P6 (LVDS Port) and
four LTCA2 new inputs have been assigned to Port 6.
•
The GPTA0 and LTCA2 OUTs are additionally assigned to new ports. Fourteen new
outputs on Port 3.
•
An additional LTCA with 32 LTC has been integrate into the GPTAv5. The OUTs and
INs have been assigned to the ports Port 0, Port 1, Port 2, Port 4, Port 5, and Port 6.
•
Within the LTCA the number of LTC cells have been reduced from 64 down to 32.
The input multiplexer matrix and the output multiplexer matrix has been adapted
respectively, so only 4 IO Groups and 4 Output groups are implemented.
•
GPTA1 provided the clock base for LTCA2 within the GPTAv4 version. This disables
a family concept of products only having a GPTA0 and an LTCA2 (e.g. TC1767).
Therefore GPTA0 is now used as clock source for the LTCA2 and GPTA1 is used as
clock source for LTCA3.
•
The common IN0 of GPTA0/GPTA1/LTCA2 is multiplexed within the SCU to connect
either to a port pin or the EXTCLK0 (see
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...