TC1784
FlexRay™ Protocol Controller (E-Ray)
User´s Manual
20-175
V1.1, 2011-05
E-Ray, V3.13
20.5.2.10 Output Buffer
Double buffer structure consisting of Output Buffer Host and Output Buffer Shadow.
Used to read out Message Buffers from the Message RAM. While the Host can read from
Output Buffer Host, the Message Handler transfers the selected Message Buffer from
Message RAM to the respective Output Buffer Shadow. The data transfer between
Message RAM and Output Buffer (OBF) is described in
RAM to Output Buffer” on Page 20-231
Read Data Section [1
…
64] (RDDSn)
The Read Data Section nn (RDDSnn, nn = 01-64) holds the data words read from the
Data Section of the addressed Message Buffer. The data words are read from the
Message RAM in reception order from DW1 (byte0, byte1) to DW
PL
(PL = number of data
words as defined by the Payload Length).
Note: DW127 is located on RDDS64.MDW. In this case RDDS64.MDW is unused (no
valid data). The Output Buffer RAMs are initialized to zero when leaving
application reset or by CHI command CLEAR_RAMS.
RDDSnn (nn = 01-64)
Read Data Section nn
(05FC
H
+ nn * 4)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MDRB3
MDRB2
rh
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
MDRB1
MDRB0
rh
rh
Field
Bits
Type Description
MDRB0
[7:0]
rh
32-Bit Word nn, Byte 0
MDRB1
[15:8]
rh
32-Bit Word nn, Byte 1
MDRB2
[23:16] rh
32-Bit Word nn, Byte 2
MDRB3
[31:24] rh
32-Bit Word nn, Byte 3
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...