TC1784
General Purpose I/O Ports and Peripheral I/O Lines (Ports)
User´s Manual
9-11
V1.1, 2011-05
Ports, V1.1
Depending on the GPIO port functionality (number of GPIO lines of a port), not all of the
port input/output control registers are implemented.
The structure with one control bit field for each port pin located in different register bytes
offers the possibility to configure the port pin functionality of a single pin with byte-
oriented accesses without accessing the other PCx bit fields.
Pn_IOCR12 (n=0-2)
Port n Input/Output Control Register 12
(F000 0C1C
H
+n*100
H
)
Reset Value: 2020 2020
H
P3_IOCR12
Port 3 Input/Output Control Register 12
(1C
H
)
Reset Value: 2020 2020
H
P5_IOCR12
Port 5 Input/Output Control Register 12
(1C
H
)
Reset Value: 2020 2020
H
Pn_IOCR12 (n=7-8)
Port n Input/Output Control Register 12
(F000 0C1C
H
+n*100
H
)
Reset Value: 2020 2020
H
P10_IOCR12
Port 10 Input/Output Control Register 12
(1C
H
)
Reset Value: 2020 2020
H
31
28 27
24 23
20 19
16 15
12 11
8 7
4 3
0
PC15
0
PC14
0
PC13
0
PC12
0
rw
r
rw
r
rw
r
rw
r
Field
Bits
Type Description
PC12,
PC13,
PC14,
PC15
[7:4],
[15:12],
[23:20],
[31:28]
rw
Port Control for Port n Pin x
This bit field defines the Port n line x functionality
according to the coding table (see
).
0
[3:0],
[11:8],
[19:16],
[27:24]
r
Reserved
Read as 0; should be written with 0.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...