![Infineon Technologies TC1784 User Manual Download Page 404](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446404.webp)
TC1784
On-Chip System Buses and Bus Bridges
User´s Manual
4-36
V1.1, 2011-05
Buses, V1.9
OCDS Debug Example 3
•
Task: Generation of a BCU debug trigger event on any access into address area
01FFFFFF
H
to FFFFFFFF
H
by the PCP.
For this task the following programming settings for the BCU breakpoint logic must be
executed:
1. Writing SBCU_DBADR1 = 01FFFFFF
H
2. Writing SBCU_DBADR2 = don’t care
3. Writing SBCU_DBCNTL = 00215010
H
:
a) ONBOS[3:0] = 0000
B
means that a signal status trigger is generated for all
FPI Bus opcodes not equal to a “no operation” opcode.
b) ONA2 = 00
B
means that no address 2 trigger is generated.
c) ONA1 = 10
B
means that the address 1 trigger is generated if the FPI Bus address
is greater or equal to SBCU_DBADR1.
d) ONG = 1 means that the grant debug trigger is enabled.
e) CONCOM[2:0] = 101
B
means that the address trigger is created by address
trigger 1 OR address trigger 2 (CONCOM1 = 0), and that the grant trigger is AND-
ed with the address trigger (CONCOM0 = 1), and that the signal status trigger is
ANDed with the address trigger (CONCOM2 = 1).
f) RA = 1 means that the BCU breakpoint logic is rearmed.
4. Writing SBCU_DBGRNT = FFFFFFF7
H
:
means that the grant trigger for the SPB bus master of the PCP is enabled.
5. Writing SBCU_DBBOS is “don’t care”. No signal trigger for SVM, WR, or RD is
generated.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...