TC1784
System Control Unit (SCU)
User´s Manual
3-103
V1.1, 2011-05
32-bit SCU, V1.18
The External Input Flag Register EIFR contains all status flags for the external input
channels. The bits in this register can be cleared by software by setting FMR.FCx, and
set by setting FMR.FSx.
LDEN3
26
rw
Level Detection Enable 3
This bit determines if bit INTF3 is cleared
automatically if an edge of the input Input Channel 3
is detected, which has not been selected (rising edge
with REN3 = 0 or falling edge with FEN3 = 0).
0
B
Bit INTF3 will not be cleared
1
B
Bit INTF3 will be cleared
EIEN3
27
rw
External Interrupt Enable 3
This bit enables the generation of a trigger event for
request channel 3 (e.g. for interrupt generation) when
a selected edge is detected.
0
B
The trigger event is disabled
1
B
The trigger event is enabled
INP3
[30:28]
rw
Interrupt Node Pointer
This bit field determines the destination (output
channel) for trigger event 3 (if enabled by EIEN3).
000
B
The event of input channel 3 triggers output
channel 0 (signal INT30)
001
B
The event of input channel 3 triggers output
channel 1 (signal INT31)
010
B
The event of input channel 3 triggers output
channel 2 (signal INT32)
011
B
The event of input channel 3 triggers output
channel 3 (signal INT33)
100
B
Reserved, do not use this combination
101
B
Reserved, do not use this combination
110
B
Reserved, do not use this combination
111
B
Reserved, do not use this combination
0
[3:0],
[7:6],
[19:15],
[23:22],
31
r
Reserved
Read as 0; should be written with 0.
Field
Bits
Type Description
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...