![Infineon Technologies TC1784 User Manual Download Page 853](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446853.webp)
TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-35
V1.1, 2011-05
DMA, V3.03
When a Move Engine 0 source or destination error occurs, additional status bits and bit
fields are provided in the error status register ERRSR to indicate the following two status
conditions:
•
At which On Chip Bus interface a Move Engine 0 error occurred (FPI or LMB)
•
For which DMA channel a Move Engine 0 read or write move error was reported
(LECME0)
These error status bits and bit fields are required by error handler software to detect in
detail at which On Chip Bus interface and DMA channel the Move Engine error has been
generated. ERRSR.FPIER or ERRSR.LMBER is reset when bits CLRE.CFPI0ER or
CLRE.CFPI1ER is respectively set.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...