TC1784
Micro Link Interface (MLI)
User´s Manual
22-110
V1.1, 2011-05
MLI, V2.0
22.4.6
Transmitter Interrupt Registers
Transmitter Interrupt Enable Register
The Transmitter Interrupt Enable Register TIER contains the interrupt enable bits and
the clear bits for all transmitter events. The bits marked w always read as 0.
TIER
Transmitter Interrupt Enable Register (98
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
TE
IR
PE
IR
CFS
IR3
CFS
IR2
CFS
IR1
CFS
IR0
NFS
IR3
NFS
IR2
NFS
IR1
NFS
IR0
r
w
w
w
w
w
w
w
w
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
TE
IE
PE
IE
CFS
IE3
CFS
IE2
CFS
IE1
CFS
IE0
NFS
IE3
NFS
IE2
NFS
IE1
NFS
IE0
r
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
NFSIE0,
NFSIE1,
NFSIE2,
NFSIE3
0,
1,
2,
3
rw
Normal Frame Sent in Pipe x Interrupt Enable
0
B
Normal frame sent in pipe x event is disabled for
activation of an SRx line.
1
B
Normal frame sent in pipe x event is enabled for
activation of an SRx line.
CFSIE0,
CFSIE1,
CFSIE2,
CFSIE3
4,
5,
6,
7
rw
Command Frame Sent in Pipe x Interrupt Enable
0
B
Command frame sent in pipe x event is disabled
for activation of an SRx line.
1
B
Command frame sent in pipe x event is enabled
for activation of an SRx line.
PEIE
8
rw
Parity Error Interrupt Enable
0
B
Parity error event is disabled for activation of an
SRx line.
1
B
Parity error event is enabled for activation of an
SRx line.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...