TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-85
V1.1, 2011-05
GPTA
®
v5, V1.14
LTC63 Service Request
The service request SQT63 can be generated by one of the following events:
•
Comparator output changes from 1 to 0 (this makes sense mainly for standard
PWM),
•
Copy event.
Bit combinations 01
B
and 10
B
of bit field LTCCTR63.REN selects one of the two service
request sources and enables it. Output SQT63 becomes active in these two cases. With
the other two bit combinations of bit field LTCCTR63.REN (00
B
, 11
B
), the SQT63 output
will not be activated. The LTC63 service request flag SRSS3.LTC63 will be set on a
service request independently of LTCCTR63.REN. Additional information on service
request and interrupt handling is provided on
Figure 21-59 LTC63 Service Request Generation
21.3.3.5 Coherent Update
This section describes the two different mechanism to update signal features (e.g.
period, duty cycle) if using Local Timer Cells. Both mechanism grant a coherent update
only if a single update within a group of Local Timer Cells using a common Local Timer
is performed within a timer period. So coherent update can only be granted if between
coherent updating routine exit and coherent updating routine entry a time period of more
then a period is maintained. If updating more frequently, software has to take care of
coherency.
Global Coherent Update
The first mechanism, the so called global coherent update, is very useful to update a
number of Local Timer Cells simultaneously. Furthermore this is the only way to grant a
coherent update of a Local Timer Cell used as the period cell for a Reseted Timer. This
global coherent update uses a common signal line (SI/SO) within a group of Local Timer
Cells (all Local Timer Cells following an LTC configured as Timer). A pair of Local Timer
Cells are configured so one cell being active on a high level of this SI/SO
MCA05966
REN
LTCCTR63
Set
LTC63
LTC63
Reset
LTC63
SRSS3 (read)
SRSR3 (read)
Set
SQT63
SRSS3 (write)
SRSC3 (write)
2
0
0
Copy event occured
Compare event occured
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...