TC1784
Micro Second Channel (MSC)
User´s Manual
18-5
V1.1, 2011-05
MSC, V1.40
18.1.2
Downstream Channel
The downstream channel performs a high-speed synchronous serial transmission of
data to external devices. Its 32-bit shift register is divided into two 16-bit parts, SRL and
SRH. Each bit of SRL and SRH can be selected to be delivered by the downstream data
register DD, by the Downstream Command Register DC, or by two 16-bit wide input
signal buses ALTINL and ALTINH.
is a diagram of the MSC downstream channel.
Figure 18-3 Downstream Channel Block Diagram
The enable signals ENL, ENH, and ENC indicate certain phases of the serial
transmission in relation to the serial clock FCL. In the I/O control logic, these signals can
be combined to four enable/select outputs EN[3:0]. For supporting differential output
drivers, the serial clock output FCL and the serial data output SO are available in both
polarities, indicated by the signal name suffix “P” and “N”.
32-bit Shift Register
SRH (16-bit)
SRL (16-bit)
MUX
MUX
15
Downstream
Channel
Control
EDI
ECI
TFI
EN[3:0]
ENL
ENH
SON
SO
FCL
EMGSTOPMSC
ALTINH[15:0]
ALTINL[15:0]
MSC Downstream Channel
f
MSC
MCB06229
In
te
rr
u
p
ts
SOP
FCLN
FCLP
ENC
I/O
Control
31
16
0
Downstream Data Register DD
31
15
16
0
Downstream Command Register DC
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...