TC1784
Micro Link Interface (MLI)
User´s Manual
22-98
V1.1, 2011-05
MLI, V2.0
Transmitter Status Register
The Transmitter Status Register TSTATR contains transmitter specific status
information.
TSTATR
Transmitter Status Register
(14
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
NAE PE
APN
RDC
r
rh
rh
rh
rh
Field
Bits
Type Description
RDC
[4:0]
rh
Ready Delay Counter
This bit field counts TCLK periods after the end of a
frame transmission. When the TVALID signal goes to
low level, RDC is cleared to zero and starts counting up
the TCLK clock periods until a TREADY high level is
detected (see
APN
[6:5]
rh
Answer Pipe Number
This bit field is written by the MLI receiver with the Pipe
Number of a received Read Frame. APN is used by an
Answer Frame that is transmitted as response to the
Read Frame.
00
B
Pipe 0 is used in Answer Frame.
01
B
Pipe 1 is used in Answer Frame.
10
B
Pipe 2 is used in Answer Frame.
11
B
Pipe 3 is used in Answer Frame.
PE
7
rh
Parity Error Flag
This bit is set if a transmitter parity error condition is
detected by the transmitter after a frame transmission.
PE is cleared by hardware when a frame has been
transmitted without a parity error (see
). Bit
PE can be cleared by software via bit SCR.CTPE.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...