TC1784
FlexRay™ Protocol Controller (E-Ray)
User´s Manual
20-145
V1.1, 2011-05
E-Ray, V3.13
FIFO Status Register (FSR)
The register is reset when the Communication Controller leaves “CONFIG” state or
enters “STARTUP” state.
FSR
FIFO Status Register
(0318
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RFFL
0
RFO
RFC
L
RFN
E
rh
r
rh
rh
rh
Field Bits
Type Description
RFNE
0
rh
Receive FIFO Not Empty
This flag is set by the Communication Controller when a
received valid Frame (data or NULL Frame depending on
rejection mask) was stored in the FIFO. In addition, service
request flag SIR.RFNE is set. The bit is reset after the Host has
read all message from the FIFO.
0
B
Receive FIFO is empty
1
B
Receive FIFO is not empty
RFCL
1
rh
Receive FIFO Critical Level
This flag is set when the receive FIFO fill level RFFL is equal or
greater than the critical level as configured by FCL.CL. The flag
is cleared by the Communication Controller as soon as RFFL
drops below FCL.CL. When RFCL changes from 0 to 1 bit
SIR.RFCL is set to 1, and if enabled, an service request is
generated.
0
B
Receive FIFO below critical level
1
B
Receive FIFO critical level reached
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...