![Infineon Technologies TC1784 User Manual Download Page 1730](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461730.webp)
TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-78
V1.1, 2011-05
GPTA
®
v5, V1.14
generated after the last event to evaluate the data and to prepare the next enable
sequence. A disabled LTC (LTCCTRk.CEN = 0) behaves as an inactive capture LTC.
Logical Operating Cells
The inter-cell communication architecture allows concatenation of several LTCs to a
logical cell. A logical cell contains any number of LTCs communicating via M1 and M0
lines and ends at an LTC disabled for action input or transfer (such as an LTC configured
as timer, reset timer or LTC initiated with LTCCTRk.OCM2 = 0).
Therefore, the LTC with the lowest order number should be configured in Reset Timer
Mode, thus providing all other LTCs of the logical cell with a time base (YO) and a
compare enable signal (SO). Another LTC of the same logical cell can be initiated in
Compare Mode to reset the LTC via its event output line EO, when a programmed
threshold value is reached (register LTCXR) and the current state of its select line input
SI matches the condition selected by the LTCCTRk bits SOH/SOL. Additional LTCs of
the same logical cell can operate in Capture Mode triggered by a rising edge, falling
edge, or both edges of a GPTA
®
v5 input line or a clock line of the clock bus. On the
generated event, these LTCs capture the current contents of the timer cell, can generate
a service request, can perform a manipulation of a GPTA
®
v5 output line (set, reset or
toggle), and can also reset the LTC via the event output line EO.
LTC Service Request
The service request output SQTk of a Local Timer Cell LTCk is controlled as shown in
. When the LTCk service request condition becomes active, the service
request flag becomes always set. The service request output SQTk is only activated if it
is enabled by the enable bit LTCCTRk.REN. Additional information about service
request and interrupt handling is given on
.
Figure 21-55 LTCk Service Request Generation
MCA05962
REN
LTCCTRk
LTCk
LTCk
LTCk
SRSSn (read)
SRSRn (read)
Set
SQTk
SRSSn (write)
SRSCn (write)
Set
Reset
LTCk service request
becomes active
Note:
Service request flags of LTC00 to LTC31 are located in SRSS2/SRSC2 registers (n = 2).
Service request flags of LTC32 to LTC62 are located in SRSS3/SRSC3 registers (n = 3).
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...