TC1784
Synchronous Serial Interface (SSC)
User´s Manual
17-23
V1.1, 2011-05
SSC, V1.5
transmission only shift out ones; thus, their transmit buffers must be loaded with FFFF
H
prior to any transfer.
A
Parity Error
(Master or Slave Mode) is detected when the data frame is completely
received and the generated parity bit for the received data is not equal to the calculated
parity bit. This condition sets the error status flag STAT.PARE and, if enabled via
CON.PAREEN, the error interrupt request line EIR.
Note: A slave with push/pull output drivers not selected for transmission will normally
have its output drivers switched off. However, to avoid possible conflicts or
misinterpretations, it is recommended to always load the slave's transmit buffer
prior to any transfer.
The cause of an error interrupt request (receive, phase, baud rate, transmit error) can be
identified by the error status flags in control register CON.
Note: In contrast to the EIR line, the error status flags STAT.TE, STAT.RE, STAT.PE,
and STAT.BE, are not automatically cleared upon entry into the error interrupt
service routine, but must be cleared by software.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...