TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-93
V1.1, 2011-05
DMA, V3.03
The Address Control Register controls how source and destination addresses are
updated after a DMA move. Furthermore, it determines whether or not a source or
destination address register update is shadowed.
DMA_ADRCR0x (x = 0-7)
DMA Channel 0x Address Control Register
(08C
H
+x*20
H
)
Reset Value: 0000 0000
H
DMA_ADRCR1x (x = 0-7)
DMA Channel 1x Address Control Register
(18C
H
+x*20
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
SHW
EN
SHCT
r
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CBLD
CBLS
INCD
DMF
INCS
SMF
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
SMF
[2:0]
rw
Source Address Modification Factor
This bit field and the data width as defined in
CHCRmx.CHDW determine an address offset value by
which the source address is modified after each DMA
move. See also
.
000
B
Address offset is 1 x CHCRmx.CHDW
001
B
Address offset is 2 x CHCRmx.CHDW
010
B
Address offset is 4 x CHCRmx.CHDW
011
B
Address offset is 8 x CHCRmx.CHDW
100
B
Address offset is 16 x CHCRmx.CHDW
101
B
Address offset is 32 x CHCRmx.CHDW
110
B
Address offset is 64 x CHCRmx.CHDW
111
B
Address offset is 128 x CHCRmx.CHDW
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...