TC1784
System Control Unit (SCU)
User´s Manual
3-61
V1.1, 2011-05
32-bit SCU, V1.18
RESULT
[25:16]
rh
Result Value
In Normal Divider Mode, RESULT acts as reload
counter (ad1).
In Fractional Divider Mode, this bit field contains the
result of the addition STEP.
If DM is written with 01
B
or 10
B
, RESULT is loaded
with 3FF
H
.
SUSACK
28
rh
Suspend Mode Acknowledge
0
B
Suspend Mode is not acknowledged.
1
B
Suspend Mode is acknowledged.
Suspend Mode is entered when SUSACK and
SUSREQ are set.
SUSREQ
29
rh
Suspend Mode Request
0
B
Suspend Mode is not requested.
1
B
Suspend Mode is requested.
Suspend Mode is entered when SUSREQ and
SUSACK are set.
ENHW
30
rw
Enable Hardware Clock Control
0
B
Bit DISCLK cannot be cleared by a high level
of the External Clock Enable input
1
B
Bit DISCLK is cleared while the External Clock
Enable input is at high level.
DISCLK
31
rwh
Disable Clock
0
B
Clock generation of
f
MOD
is enabled according
to the setting of bit field DM.
1
B
Fractional divider is stopped. Signal
f
MOD
becomes inactive. No change except when
writing bit field DM.
0
10,
[27:26]
r
Reserved
Read as 0; should be written with 0.
Field
Bits
Type Description
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...