TC1784
Micro Link Interface (MLI)
User´s Manual
22-25
V1.1, 2011-05
MLI, V2.0
The transmitter output signals TDATA and TVALIDx might have a certain delay to the
transmitter clock output TCLK due to on-chip variation of the driver stages and
differences in the propagation delays. The transmitter TREADY input can change at any
point in time compared to TCLK. In order to ensure stability, it is internally synchronized
to
f
MLI
of the transmitter before being evaluated with the rising TCLK edge when TVALID
becomes 0. For the calculation of the signal propagation time, these 2 clock cycles have
to be taken into account.
The transmitter input TREADYx has to be stable a certain time before TVALID becomes
low, referring to the rising edge of TCLK when TVALID becomes low. If at this point in
time, TREADYx is detected at a high level, a Non-Acknowledge error is signaled. The
same timing relation has to be considered at the end of the ready delay time for the parity
error detection.
The receiver input signals are handled asynchronously based on the RCLK signal. The
synchronization to the receiver’s system clock
f
SYS
is done in the receiver logic. The input
signals RDATA and RVALID have to respect a certain setup and hold time at the falling
edge of RCLK.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...