![Infineon Technologies TC1784 User Manual Download Page 179](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446179.webp)
TC1784
CPU Subsystem
User´s Manual
2-89
V1.1, 2011-05
CPU, V3.03
2.15.7.1 DMI Register Descriptions
DMI Control Register
The DMI control register indicates the DMI data memory size and data cache availability.
DMI_CON
DMI Control Register
(F87F FC10
H
)
Reset Value: 0800 0802
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DMEM_SZ_CFG
DC_SZ_CFG
rwh
rwh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DMEM_SZ_AV
DC_SZ_AV
r
r
Field
Bits
Type Description
DC_SZ_AV
[3:0]
r
Maximum Data Cache Size Available
Size of the maximum available Data Cache. Encoding
is as per DC_SZ_CFG.
DMEM_SZ_AV
[15:4]
r
Maximum Data Memory Size Available
Size of the maximum available Data Memory, where
size of DMEM = size of LDRAM + size of DCACHE.
Encoding is as per DMEM_SZ_CFG.
DC_SZ_CFG
[19:16] rwh
Data Cache Size Configuration
Configuration of the Data Cache Size. Any data
memory not utilised as data cache is configured as a
LDRAM. After reset this field is set to zero. This field
may subsequently be written to select an alternative
split of DMEM between DCache and LDRAM
1)
. The
encoding of DC_SZ_CFG is as follows:
0000
B
No Data cache.
0001
B
2Kbyte Data cache.
0010
B
4Kbyte Data cache
Others : Reserved
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...