TC1784
General Purpose I/O Ports and Peripheral I/O Lines (Ports)
User´s Manual
9-13
V1.1, 2011-05
Ports, V1.1
9.2.2
Pad Driver Mode Register
Overview
The pad structure of the TC1784 GPIO lines offers the possibility to select the output
driver strength and the slew rate. These two parameters are controlled by the bit fields
in the pad driver mode register Pn_PDR, independently of input/output and pull-up/pull-
down control functionality as programmed in the Pn_IOCR register. One Pn_PDR
register is assigned to each port.
The GPIO port lines consists of two classes of pads:
Class A1 pins (low speed 3.3 V LVTTL outputs)
Class A2 pins (high speed 3.3 V LVTTL outputs. e.g. for serial outputs)
Depending on the assigned pad class, the 3-bit wide pad driver mode selection bit fields
PDx in the pad driver mode registers Pn_PDR make it possible to select the port line
functionality as shown in
. Note that the pad driver mode registers are specific
for each port. Therefore, the Pn_PDR layout is described for each port in the port-
specific sections.
Class A1 pins make it possible to select between medium and weak output drivers. Class
A2 pins make it possible to select between strong/medium/weak output drivers. In case
of strong driver type, the signal transition edge can be additionally selected as
sharp/medium/soft.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...