TC1784
Micro Second Channel (MSC)
User´s Manual
18-68
V1.1, 2011-05
MSC, V1.40
18.3.3.2 Fractional Divider Register
The Fractional Divider Register controls the clock rate of the shift clock
f
MSC0
.
MSC0_FDR
MSC0 Fractional Divider Register
(0C
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DIS
CLK
EN
HW
SUS
REQ
SUS
ACK
0
RESULT
rwh
rw
rh
rh
r
rh
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DM
SC
SM
0
STEP
rw
rw
rw
r
rw
Field
Bits
Type Description
STEP
[9:0]
rw
Step Value
Reload or addition value for RESULT.
SM
11
rw
Suspend Mode
SM selects between granted or immediate suspend
mode.
SC
[13:12]
rw
Suspend Control
This bit field determines the behavior of the fractional
divider in suspend mode.
DM
[15:14]
rw
Divider Mode
DM selects normal or fractional divider mode.
RESULT
[25:16]
rh
Result Value
Bit field for the addition result.
SUSACK
28
rh
Suspend Mode Acknowledge
Indicates state of SPNDACK signal.
SUSREQ
29
rh
Suspend Mode Request
Indicates state of SPND signal.
ENHW
30
rw
Enable Hardware Clock Control
Controls operation of ECEN input and DISCLK bit.
DISCLK
31
rwh
Disable Clock
Hardware controlled disable for
f
OUT
signal.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...