TC1784
On-Chip System Buses and Bus Bridges
User´s Manual
4-58
V1.1, 2011-05
Buses, V1.9
4.6.4.5
SBCU Service Request Control Register Description
In case of a bus error, the SBCU generates an interrupt request to the selected service
provider (usually the CPU). This interrupt request is controlled through a standard
service request control register.
Note: Further details on interrupt handling and processing are described in the Interrupt
Chapter of this TC1784 User´s Manual.
SBCU_SRC
SBCU Service Request Control Register
(0FC
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
SET
R
CLR
R
SRR SRE
0
TOS
0
SRPN
w
w
rh
rw
r
rw
r
rw
Field
Bits
Type Description
SRPN
[7:0]
rw
Service Request Priority Number
TOS
10
rw
Type of Service Control
0
B
CPU service is initiated
1
B
PCP request is initiated
SRE
12
rw
Service Request Enable
SRR
13
rh
Service Request Flag
CLRR
14
w
Request Clear Bit
SETR
15
w
Request Set Bit
0
[9:8],
11,
[31:16]
r
Reserved
Read as 0; should be written with 0.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...