TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-39
V1.1, 2011-05
DMA, V3.03
As the compare match patterns are stored in the Move Engine 0 (register ME0PR), its
compare patterns are used for all DMA channels that are assigned to Move Engine 0 (all
DMA channels of the DMA Sub-Block 0.
The configuration and capabilities of the pattern detection logic further depends on the
settings of CHCRmn.CHDW. CHDW determines the data width for the read and write
moves individually for each DMA channel mn. Another control bit, CHCRmn.PATSEL,
selects among the different operating modes for a specific value of CHDW.
Depending on CHCRmn.PATSEL and on the positive result of the comparison, two
actions follow (if CHCRmn.PATSEL=00, no action will be taken when a pattern match is
detected, so the wrap interrupt can be used):
•
The activation of the interrupt corresponding to the current active channel mn using
the Interrupt Pointer defined in CHICRmn.INTP.
•
Reset TRSR.HTREmn and TRSR.CHmn in order to stop the current transaction
(Hardware and Software request enable). The value of CHSRmn.TCOUNT can be
read out by the interrupt software.
The software will have to service the interrupt and to activate again the channel.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...