TC1784
Program Memory Unit (PMU)
User´s Manual
5-55
V1.1, 2011-05
PMU, V1.47
WSECDF
12
rw
Wait State for Error Correction of DFlash
0
B
No additional wait state for error correction
1
B
One additional wait state for error correction
during read access to Data Flash
IDLE
13
rw
Dynamic Flash Idle
0
B
Normal/standard Flash read operation
1
B
Dynamic idle of Program Flash enabled for
power saving; static prefetching disabled
Note: In Data Flash, dynamic idle is always enabled
(prefetching not supported).
ESLDIS
14
rw
External Sleep Request Disable
0
B
External sleep request signal input is enabled
1
B
Externally requested Flash sleep is disabled
The ‘external’ signal input is connected with a global
power-down/sleep request signal from SCU.
SLEEP
15
rw
Flash SLEEP
0
B
Normal state or wake-up
1
B
Flash sleep mode is requested,
Wake-up from sleep is started with clearing of the
SLEEP-bit.
RPA
16
rh
Read Protection Activated
This bit monitors the status of the Flash-internal read
protection. This bit can only be ‘0’ when read
protection is not installed or while the read protection
is temporarily disabled with password sequence.
0
B
The Flash-internal read protection is not
activated. Bits DCF, DDF are not taken into
account. Bits DCF, DDFx can be cleared
1
B
The Flash-internal read protection is activated.
Bits DCF, DDF are enabled and evaluated.
Field
Bits
Type Description
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...