TC1784
Program Memory Unit (PMU)
User´s Manual
5-77
V1.1, 2011-05
PMU, V1.47
. These bits are not reflected in the PROCON1 register, therefore their
correct content can’t be verified.
•
The keywords are the keywords from user 1
User Configuration Block UCB2
•
The UC
Page 0
(bytes 255–0) of UCB2 includes the following information
– Bytes 1–0: OTP protection configuration bits, one for each sector with ROM
functionality; structure of this configuration info is identical to the structure of the
PROCON2 register (see
– Bytes 9–8: Copy of protection configuration bits
– All other page bytes: zero
•
The User Configuration
Page 1
is not used (reserved for future, all zero)
•
The User Configuration
Page 2
(bytes 255–0) includes the following information
– Bytes 3–0: 32-bit confirmation code. The confirmation code (also called lock code)
indicates that a protection is correctly installed and enabled. The 32-bit
confirmation code is defined as follows: “8AFE15C3
H
”.
– Bytes 11–8: Copy of confirmation code
– All other page bytes: zero
•
The User Configuration
Page 3
is not used (reserved for future, all zero).
Note: The configuration of sectors with ROM functionality can no more be changed after
confirmation of its configuration, because the UCB2 block can never be erased.
The confirmation code for user 0 and user 1 shall be programmed only after check of
correct programming of keywords, e.g. with the command ‘Disable Read Protection’. The
confirmation code is programmed in the 2. wordline to exclude any possibility of
disturbing the keywords or the protection configuration while writing the confirmation
code. The confirmation code is identical for all users. If a wrong confirmation code with
correct ECC is detected after reset, protection is not enabled and the respective
installation bits in status register FSR are not set. However, if a double-bit error is
detected during fetching the confirmation code, protection is installed and activated.
During rampup after reset, always the original value is fetched at first. Only in case of
double-bit error within the original, its copy is fetched. If this is also disturbed and cannot
be corrected, the double-bit error is indicated in FSR and additionally the protection error
bit PROER.
Note: Accesses to the User Configuration Blocks are only possible, if the protection at
first has been disabled with correct passwords.
Note: Besides accesses to the User Configuration Blocks, CPU-controlled accesses to
the configuration sector are only supported during Flash Test Mode and during
startup procedure out of BootROM.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...