TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-46
V1.1, 2011-05
DMA, V3.03
•
SIZE0/SLIZE0 covering the SPRAM , “a” = 17
•
SIZE1/SLIZE1 covering the OVRAM , “a” = 16
•
SIZE2/SLIZE2 covering the LDRAM , “a” = 17
•
SIZE3/SLIZE3 covering the PRAM, “a” = 16
•
2
3
= 8 sub-ranges are available with SIZE = 100
B
. SLICE[2:0] selects one out of the
eight sub-ranges. SLICE[4:3] is “don’t care”.
•
2
7
= 128 sub-ranges are basically available with SIZEn = 000
B
. SLICEn[4:0] selects
one out of the lowest 32 sub-ranges. The upper 3 x 32 = 96 sub-ranges are not
selectable (fixed address bits a-1 and a-2).
Note: The definition of the fixed address ranges x and the assignment of each sub-range
to one of the fixed address ranges is product-specific. The definitions of the
address ranges for the DMA controller as implemented in the TC1784 are defined
on
.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...