TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-99
V1.1, 2011-05
DMA, V3.03
The Destination Address Register contains the 32-bit destination address. If a DMA
channel is active, DADRmn is updated continuously (if programmed) and shows the
actual destination address that is used for write moves within DMA transfers.
A write to DADRmn is executed directly only when the DMA channel mn is inactive
(CHSRmn.TCOUNT = 0 and TRSR.CHmn = 0). If DMA channel mn is active when
writing to DADRmn, the source address will not be written into DADRmn directly but will
be buffered in the shadow register SHADRmn until the start of the next DMA transaction.
During this shadowed address register operation, bit field ADRCRmn.SHCT must be set
to 10
B
.
DMA_DADR0x (x = 0-7)
DMA Channel 0x Destination Address Register
(094
H
+x*20
H
)
Reset Value: 0000 0000
H
DMA_DADR1x (x = 0-7)
DMA Channel 1x Destination Address Register
(194
H
+x*20
H
)
Reset Value: 0000 0000
H
31
0
DADR
rwh
Field
Bits
Type Description
DADR
[31:0]
rwh
Destination Address
This bit field holds the actual 32-bit destination address
of DMA channel mx that is used for write moves.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...