![Infineon Technologies TC1784 User Manual Download Page 1593](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461593.webp)
TC1784
FlexRay™ Protocol Controller (E-Ray)
User´s Manual
20-217
V1.1, 2011-05
E-Ray, V3.13
In “NORMAL_PASSIVE” state
•
The Communication Controller performs reception on the FlexRay™ bus
•
The Communication Controller does not transmit any Frames or symbols on the
FlexRay™ bus
•
Clock synchronization is running
•
The Host interface is operational
The Communication Controller exits from this state to
•
“HALT” state by writing
= 0110
B
(HALT command, at the end of the
current cycle)
•
“HALT” state by writing
B
(FREEZE command, immediately)
•
“HALT” state due to change of the error state from “PASSIVE” to “COMM_HALT”
•
“NORMAL_ACTIVE” state due to change of the error state from “PASSIVE” to
“ACTIVE”. The transition takes place when
from the Communication
Controller Error Vector register equals
- 1.
•
“READY” state by writing
= 0010
B
(READY command)
20.6.5.11 HALT State
In this state all communication (reception and transmission) is stopped.
The Communication Controller enters this state
•
By writing
.
= 0110
B
(HALT command) while the Communication
Controller is in “NORMAL_ACTIVE” or “NORMAL_PASSIVE” state
•
By writing
.
B
(FREEZE command) from all states
•
When exiting from “NORMAL_ACTIVE” state because the clock correction failed
counter reached the “maximum without clock correction fatal” limit
•
When exiting from “NORMAL_PASSIVE” state because the clock correction failed
counter reached the “maximum without clock correction fatal” limit
The Communication Controller exits from this state to “CONFIG” state
•
By writing
.
B
(DEFAULT_CONFIG command)
When the Communication Controller enters “HALT” state, all configuration and status
data is maintained for analyzing purposes.
When the Host writes
.
= 0110
B
(HALT command) in the SUC Configuration
Register 1 to 1, the Communication Controller sets bit
in the Communication
Controller Status Vector register and enters “HALT” state after the current
communication cycle has finished.
When the Host writes
= 0111
B
(FREEZE command) in the SUC
Configuration Register to 1, the Communication Controller enters “HALT” state
immediately and sets the
bit in the Communication Controller Status Vector
register.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...