TC1784
Introduction
User´s Manual
1-28
V1.1, 2011-05
Intro, V1.0
Figure 1-6
General Block Diagram of the SSC Interface
The SSC supports full-duplex and half-duplex serial synchronous communication up to
45.0 Mbit/s (@ 90 MHz module clock, Master Mode). The serial clock signal can be
generated by the SSC itself (Master Mode) or can be received from an external master
(Slave Mode). Data width, shift direction, clock polarity and phase are programmable.
This allows communication with SPI-compatible devices. Transmission and reception of
data is double-buffered. A shift clock generator provides the SSC with a separate serial
clock signal. Seven slave select inputs are available for Slave Mode operation. Eight
programmable slave select outputs (chip selects) are supported in Master Mode.
MCB06058_mod
Clock
Control
Address
Decoder
Interrupt
Control
f
SSC
SSC
Module
(Kernel)
MRSTB
MTSR
Master
RIR
TIR
EIR
SLSI[7:1]
SLSI[7:1]
SLSO[7:0]
SLSO[7:0]
MRST
MTSR
SCLK
MRSTA
MTSRB
MRST
MTSRA
SCLKB
SCLK
SCLKA
Slave
Slave
Master
Slave
Master
Port
Control
f
CLC
Enable
M/S Select
DMA Requests
SLSOANDO[7:0]
SLSOANDO[7:0]
SLSOANDI[7:0]
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...