![Infineon Technologies TC1784 User Manual Download Page 1594](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461594.webp)
TC1784
FlexRay™ Protocol Controller (E-Ray)
User´s Manual
20-218
V1.1, 2011-05
E-Ray, V3.13
The POC state from which the transition to HALT state took place can be read from
20.6.6
Network Management
The accrued Network Management (NM) vector is located in the Network Management
Register 1 to Network Management Register 3 (
). The Communication
Controller performs a logical OR operation over all Network Management (NM) vectors
out of all received valid Network Management (NM) Frames with the Payload Preamble
Indicator (PPI) bit set. Only a static Frame may be configured to hold Network
Management (NM) information. The Communication Controller updates the Network
Management (NM) vector at the end of each cycle.
The length of the Network Management (NM) vector can be configured from 0 to 12 byte
by NML in the NEM Configuration Register. The Network Management (NM) vector
length must be configured identically in all nodes of a cluster.
To configure a transmit buffer to send FlexRay™ Frames with the PPI bit set, the PPIT
bit in the Header Section of the respective transmit buffer has to be set via
.
In addition the Host has to write the Network Management (NM) information to the Data
Section of the respective transmit buffer.
The evaluation of the Network Management (NM) vector has to be done by the
application running on the Host.
Note: In case a Message Buffer is configured for transmission / reception of Network
Management Frames, the payload length configured in Header 2 of that Message
Buffer should be equal or greater than the length of the NM Vector configured by
.
.
When the Communication Controller transits to “HALT” state, the cycle count is
not incremented and therefore the NM Vector is not updated. In this case NMV1
to NMV3 holds the value from the cycle before.
20.6.7
Filtering and Masking
Filtering is done by checking specific fields in a received Frame against the
corresponding configuration constants of the valid Message Buffers and the actual slot
and cycle counter values (acceptance filtering), or by comparing the configuration
constants of the valid Message Buffers against the actual slot and cycle counter values
(transmit filtering). A Message Buffer is only updated / transmitted if the required
matches occur.
Filtering is done on the following fields:
•
Channel ID
•
Frame ID
•
Cycle Counter
The following filter combinations for acceptance / transmit filtering are allowed:
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...