![Infineon Technologies TC1784 User Manual Download Page 490](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_2055446490.webp)
TC1784
Program Memory Unit (PMU)
User´s Manual
5-63
V1.1, 2011-05
PMU, V1.47
MARD
Margin Control Register DFLASH
(101C
H
)
Reset Value: 0000 8000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
TR
AP
DIS
0
BNK
SEL
MARGIN
1
MARGIN
0
rw
r
rw
rw
rw
rw
rw
Field
Bits
Type Description
MARGIN0
[1:0]
rw
DFLASH Margin Selection for Low Level
00
B
Standard (default) margin
01
B
High margin for 0 (low) level
10
B
Reserved
11
B
Reserved
MARGIN1
[3:2]
rw
DFLASH Margin Selection for High Level
00
B
Standard (default) margin
01
B
High margin for 1 (high) level
10
B
Reserved
11
B
Reserved
BNKSEL
4
rw
Enable DFLASH Margin Control
0
B
The active read margin for both DFLASH banks
is determined by MARGIN0 and MARGIN1.
1
B
Both DFLASH banks are read with standard
(default) margin independent of MARGIN0 and
MARGIN1.
TRAPDIS
15
rw
DFLASH Double-Bit Error Trap Disable
0
B
If a double-bit error occurs in DFLASH, a bus
error trap is generated
1)
.
1
B
The double-bit error trap is disabled.
Shall be used only during margin check
1) After Boot ROM exit, double-bit error traps are enabled (TRAPDIS = 0).
0
[14:5],
[31:16]
r
Reserved;
always
read as 0; should be written with 0.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...