![Infineon Technologies TC1784 User Manual Download Page 2169](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554462169.webp)
TC1784
Analog to Digital Converter (ADC)
User´s Manual
23-63
V1.1, 2011-05
ADC, V1.3
entries, but only prevents the request handling block from issuing conversion
requests to the arbiter.
•
The arbiter can be disabled by SW for this arbiter slot by clearing the corresponding
bit
.ASENx. This mechanism does not modify the queue entries, but only
prevents the arbiter from accepting requests from the request handling block.
•
The next pending queue entry is cleared by writing bit QMRx.CLRV = 1. It is
recommended to stop the sequence before clearing a queue entry (ENGT = 00
B
). If
the queue backup stage contains a valid entry, this one is cleared, otherwise a valid
entry in queue register 0 is cleared.
•
All queue entries are cleared by writing bit QMRx.FLUSH = 1. It is recommended to
stop the sequence before clearing queue entries.
23.2.11.3 Request Source Event and Interrupt
A request source event occurs when a conversion that has been requested by this
source is completely finished. The interrupt enable bits are located in the queue 0
register (if this has not been a repeated start after an abort) or in the queue backup
register (if this has been a repeated start after an abort), e.g. see
for request
source 0) or in the queue backup register (if this has been a repeated start after an abort,
e.g. see
for request source 0).
A request source event interrupt can be generated based on a request source event
according to the structure shown in
. If a request source event is detected,
it sets the corresponding indication flag in register
. These flags can also be set by
writing a 1 to the corresponding bit position, whereas writing 0 has no effect. The
indication flags can be cleared by SW by writing a 1 to the corresponding bit position in
register
The service request output ADCy_SRx that is selected by the request source event
interrupt node pointer bit fields in register
becomes activated each time the
related request source event is detected.
A service request output can be activated under SW control by writing
.SISRx.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...