TC1784
Micro Second Channel (MSC)
User´s Manual
18-67
V1.1, 2011-05
MSC, V1.40
18.3.3.1 Clock Control Register
The Clock Control Register allows the programmer to control (enable/disable) the clock
signals to the MSC0 module under certain conditions. The diagram below shows the
clock control register functionality as is implemented for the MSC0 module.
Note: After a hardware reset operation, the
f
CLC0
and
f
MSC0
clocks are switched off and
the MSC0 module is disabled (DISS set).
MSC0_CLC
MSC0 Clock Control Register
(00
H
)
Reset Value: 0000 0003
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
FS
OE
SB
WE
E
DIS
SP
EN
DIS
S
DIS
R
r
rw
w
rw
rw
r
rw
Field
Bits
Type Description
DISR
0
rw
Module Disable Request Bit
Used for enable/disable control of the module.
DISS
1
r
Module Disable Status Bit
Bit indicates the current status of the module.
SPEN
2
rw
Module Suspend Enable for OCDS
Used to enable the suspend mode
EDIS
3
rw
Sleep Mode Enable Control
Used to control module’s sleep mode.
SBWE
4
w
Module Suspend Bit Write Enable for OCDS
Determines whether SPEN and FSOE are write-
protected.
FSOE
5
rw
Fast Switch Off Enable
Used to switch off fast clock in Suspend Mode.
0
[31:6]
r
Reserved
Read as 0; should be written with 0.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...