TC1784
Fast Analog to Digital Converter (FADC)
User´s Manual
24-23
V1.1, 2011-05
FADC, V2.21
24.2.10
Interrupt Generation
A flexible service request control structure is implemented in the FADC. The FADC
provides the channel conversion request sources and the filter block request sources,
that can be programmed to generate one of four service request output signals SR[3:0].
The service request compressor also makes it possible to assign more than one service
request source to one service request output.
Figure 24-11 Service Request Configuration
All service requests are controlled by an identical control logic. This control logic as
shown in
provides the following functionality:
•
Service Request Flag
•
Set/Clear Request Flag Control Bits
•
Service Request Enable Bit
•
Service Request Node Pointer
Figure 24-12 Service Request Control Logic
MCA06441_m
Channel
Conversion
Requests
Service
Request
Compressor
Filter Block 0 calculation finished
Channel 2 conversion finished
SR0
SR1
SR2
SR3
Filter
Block
Requests
Channel 3 conversion finished
Filter Block 1 calculation finished
Filter Block 2 calculation finished
Filter Block 3 calculation finished
Channel 0 conversion finished
Channel 1 conversion finished
MCA06442
Request
Flag
CRSR
Set
Service Request
Trigger Signal
Reset
Enable
Bit
CFGRx/FCRn
Reset Req.
Flag Bit
FMR
Set Req.
Flag Bit
01
10
11
00
Node
Pointer
CFGRx/FCRn
To SR0 OR-Gate
To SR1 OR-Gate
To SR2 OR-Gate
To SR3 OR-Gate
≥
1
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...