TC1784
Direct Memory Access Controller (DMA)
User´s Manual
11-87
V1.1, 2011-05
DMA, V3.03
PRSEL
[15:12]
rw
Peripheral Request Select
This bit field controls the hardware request input
multiplexer of DMA channel mn (see
0000
B
Input CHmn_REQI0 selected
0001
B
Input CHmn_REQI1 selected
0010
B
Input CHmn_REQI2 selected
0011
B
Input CHmn_REQI3 selected
0100
B
Input CHmn_REQI4 selected
0101
B
Input CHmn_REQI5 selected
0110
B
Input CHmn_REQI6 selected
0111
B
Input CHmn_REQI7 selected
1000
B
Input CHmn_REQI8 selected
1001
B
Input CHmn_REQI9 selected
1010
B
Input CHmn_REQI10 selected
1011
B
Input CHmn_REQI11 selected
1100
B
Input CHmn_REQI12 selected
1101
B
Input CHmn_REQI13 selected
1110
B
Input CHmn_REQI14 selected
1111
B
Input CHmn_REQI15 selected
BLKM
[18:16]
rw
Block Mode
BLKM determines the number of DMA moves executed
during one DMA transfer.
000
B
One DMA transfer has 1 DMA move
001
B
One DMA transfer has 2 DMA move
010
B
One DMA transfer has 4 DMA move
011
B
One DMA transfer has 8 DMA move
100
B
One DMA transfer has 16 DMA move
Other bit combinations are reserved and must not be
used.
See also
RROAT
19
rw
Reset Request Only After Transaction
RROAT determines whether or not the TRSR.CHmn
transfer request state flag is reset after each transfer.
0
B
TRSR.CHmn is reset after each transfer. A
transfer request is required for each transfer.
1
B
TRSR.CHmn is reset when
CHSRmn.TCOUNT = 0 after a transfer. One
transfer request starts a complete DMA
transaction
Field
Bits
Type Description
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...