TC1784
Introduction
User´s Manual
1-13
V1.1, 2011-05
Intro, V1.0
– Data block move supports > 32 Kbyte moves per DMA transaction
– Circular buffer addressing mode with flexible circular buffer sizes
•
Programmable data width of DMA transfer/transaction: 8-bit, 16-bit, or 32-bit
•
Register set for each DMA channel
– Source and destination address register
– Channel control and status register
– Transfer count register
•
Flexible interrupt generation (the service request node logic for the MLI channels is
also implemented in the DMA modules)
•
DMA module is working on SPB frequency, LMB interface on LMB frequency.
•
Dependant on the target/destination address, Read/write requests from the Move
Engines are directed to the SPB, LMB, MLIs or to the the Cerberus.
1.3.3
System Timer
The TC1784’s STM is designed for global system timing applications requiring both high
precision and long range.
Features
•
Free-running 56-bit counter
•
All 56 bits can be read synchronously
•
Different 32-bit portions of the 56-bit counter can be read synchronously
•
Flexible service request generation based on compare match with partial STM
content
•
Driven by maximum 90 MHz (=
f
SYS
, default after reset =
f
SYS
/2)
•
Counting starts automatically after a reset operation
•
STM registers are reset by an application reset if bit ARSTDIS.STMDIS is cleared. If
bit ARSTDIS.STMDIS is set, the STM registers are not reset.
1)
•
STM can be halted in debug/suspend mode (via STM_CLC register)
Special STM register semantics provide synchronous views of the entire 56-bit counter,
or 32-bit subsets at different levels of resolution.
The maximum clock period is 2
56
×
f
STM
. At
f
STM
= 90 MHz, for example, the STM counts
25.39 years before overflowing. Thus, it is capable of continuously timing the entire
expected product life time of a system without overflowing.
The STM can be optionally disabled for power-saving purposes, or suspended for
debugging purposes via its clock control register. In suspend mode of the TC1784
(initiated by writing an appropriate value to STM_CLC register), the STM clock is
stopped but all registers are still readable.
1) “STM registers” means all registers except STM_CLC, STM_SRC0, and STM_SRC1.
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...