![Infineon Technologies TC1784 User Manual Download Page 1927](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461927.webp)
TC1784
General Purpose Timer Array (GPTA
®
v5)
User´s Manual
21-275
V1.1, 2011-05
GPTA
®
v5, V1.14
A port line that is programmed as input can be used by the GPTA0 or other units
simultaneously as input.
Port lines selected as GPTA0/LTCA2 output are forced to a 0 level if the related
multiplexer array in the I/O Line Sharing Block is disabled or if a reserved combination
of an OMGn value is selected. Therefore, no glitches and spikes can occur during the
programming of the related multiplexer array.
21.7.3.3 Emergency Control of GPTA
®
v5 Output Ports Lines
Port lines connected to GPTA0/LTCA2 unit output pins can be selectively switched into
an Emergency Mode. In this mode, GPTA0/LTCA2 unit output pins react immediately to
an active input signal P1.4 and drive a logic level that has been programmed in the port
output register. As a result, in Emergency Mode a GPTA0/LTCA2 unit output pin drives
a predefined value instead of the corresponding logic level that is provided on the related
GPTA0/LTCA2 unit output line.
All GPTA
®
v5 pins at Port 0, Port 1, Port 2, Port 3, Port 4, Port 5, and Port 6, Port 7 are
connected to one common emergency stop signal that is generated in the System
Control Unit of the TC1784. More details about the generation of this emergency stop
signal are described in the “System Control Unit” chapter of the TC1784 System Units
User´s Manual.
Port 5
P5.[3:0]
IN[43:40] OUT[43:40] IN[28:26]
OUT[11:8]
P5_IOCR0
P5.[7:4]
IN[47:44] OUT[47:44] IN[31:29]
6)
OUT[15:12]
P5_IOCR4
P5.[11:8]
OUT[92:89]
P5_IOCR8
P5.[15:12]
OUT[95:93]
P5_IOCR12
Port 6
P6.[3:0]
OUT[83:80] IN[25:24];
IN[15:14]
OUT[7:4]
P6_IOCR0
1) There is a special connection provided for GPTA0/LTCA2 input line IN0 (see
) and GPTA0/LTCA2
input line IN1 (see
2) P0.[11:10] is not connected to any LTCA2 Input
3) P1.[2:0] is not connected to any LTCA2 Input
4) P2.1 is not connected to any LTCA2 Output
5) P2.7 is not connected to any LTCA2 Output
6) P5.7 is not connected to any LTCA2 Input
Table 21-26 IOCR Assignment for GPTA
®
v5 Port Lines
(cont’d)
Port
Port
Lines
for
GPTA
®
v5
GPTA0 I/O Lines
LTCA2 I/O Lines
Controlled
by IOCR
Register
Input
Output
Input
Output
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...