TC1784
System Control Unit (SCU)
User´s Manual
3-24
V1.1, 2011-05
32-bit SCU, V1.18
Figure 3-13 Clock Control Unit
The clocking system of the TC1784 consists of the Clock Control Unit (CCU) and the
Clock Generation Unit.
There is also a fix reference clock REFCLK1 for the MCDS block which divides the
master clock
f
PLL
by 24. This allows the MCDS to generate time stamps independent of
the selected LMB-Bus and FPI-Bus clock speeds.
Clock Divider Limitations
There are several limitation and relations between the different clocks that could be
configured via the CCUCON0 and CCUCON1 registers:
•
f
LMB
=
f
FPI
or
f
LMB
=
2
×
f
FPI
•
f
LMB
= (
f
MCDS
) OR (2
×
f
MCDS
)
•
f
LMB
= (
f
PCP
) OR (2
×
f
PCP
)
•
f
PLL
= 24
×
f
REFCLK1
•
f
PLL_ERAY
= 24
×
f
REFCLK2
•
f
MCDS
≥
f
FPI
•
f
PCP
≥
f
FPI
f
PLL
CCU
f
PLL
FPIDIV
LMBDIV
MCDSDIV
PCPDIV
f
FPI
f
MCDS
f
LMB
f
PCP
CCU_block .
f
PLL _ERAY
f
PLL_ERAY
REFCLK
f
REFCLK2
REFCLK
f
REFCLK1
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...