![Infineon Technologies TC1784 User Manual Download Page 1231](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461231.webp)
TC1784
Micro Second Channel (MSC)
User´s Manual
18-49
V1.1, 2011-05
MSC, V1.40
The Interrupt Control Register ICR holds the interrupt enable bits and interrupt pointers
of all four MSC interrupts.
ICR
Interrupt Control Register
(40
H
)
Reset Value: 0000 0000
H
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDIE
RDIP
TFIE
0
TFIP
ECIE
0
ECIP
EDIE
EDIP
rw
rw
rw
r
rw
rw
r
rw
rw
rw
Field
Bits
Type Description
EDIP
[1:0]
rw
Data Frame Interrupt Node Pointer
EDIP selects the service request output line SRn
(n = 0-3) for the data frame interrupt.
00
B
Service request output SR0 selected
01
B
Service request output SR1 selected
10
B
Service request output SR2 selected
11
B
Service request output SR3 selected
EDIE
[3:2]
rw
Data Frame Interrupt Enable
This bit field determines the enable conditions for the
data frame interrupt.
00
B
Interrupt generation disabled
01
B
An interrupt is generated when the last data bit
has been shifted out.
10
B
An interrupt is generated when the first data bit
has been shifted out, but only if DSC.NDBL is
not equal 00000
B
. This means, at least one
SRL bit must be shifted out for the first data bit
shifted interrupt to become active.
11
B
Interrupt generation disabled
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...