![Infineon Technologies TC1784 User Manual Download Page 1067](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461067.webp)
TC1784
On-Chip Debug Support (OCDS)
User´s Manual
15-5
V1.1, 2011-05
OCDS, V1.5
•
LMB OCDS features
– Error recording and service request on bus error
•
Multi-Core Break Switch (Cerberus MCBS)
– TriCore, PCP, DMA, break pins and SBCU available as break sources
– TriCore and PCP available as break targets; other parts can be suspended in
addition
– Synchronous stop and restart of the system
– Break to Suspend converter
15.2
OCDS Level 1
The basic principle of the TriCore OCDS Level 1 is that all relevant user and debug
resources are memory mapped. These resources include on-chip memories, CPU core
registers and registers of the peripheral units.
A typical OCDS Level 1 debugging configuration is shown in
. It comprises
two parts:
•
The tool software
•
The tool access hardware interface adapter
This configuration makes it possible to realize a cost effective debugging environment
that permits comprehensive real-time debugging tasks to be performed.
Figure 15-2 Typical OCDS Level 1 Hardware Connections
Debug_Environment .vsd
Target Hardware
Tool Software
on PC
USB,
Ethernet ,
etc.
Interface
Tool
Access
Hardware
D
A
P/
JT
AG
Product
Chip
D
A
P/
JT
AG
Summary of Contents for TC1784
Page 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Page 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Page 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Page 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...