17-36
MB86R02 ‘Jade-D’ Hardware Manual V1.64
config_byte_shell2
Bit
init
ial
Name
Description
7
1
cfg_sbup_dwidth
AShell: enable sbup ports
1: sbup_data[1:0]
0: sbup_data[0]
6
0
cfg_sbup_daclk
AShell: validate sbup_data with
1: sbup_data[1]
0: sbup_valid
5
1
cfg_sbdown_dwidth
AShell: enable sbdown ports
1: sbdown_data[1:0]
0: sbdown_data[0]
4
0
cfg_sbdown_daclk[1]
AShell: generate sbdown clock and transmit as
sbdown_data[1]
11: disable
10: with use of internal counter (asynchronous
to core_clk of APIX PHY)
01: with use of sbdown_trigger (synchronous to
core_clk of APIX PHY)
00: disable
3
0
cfg_sbdown_daclk[0]
2
0
cfg_ephy
AShell: connect internal Ashell to external APIX
PHY through GPIO interface
1: enable
0: disable
1
1
cfg_eshell
AShell: connect internal APIX PHY to external
AShell through GPIO interface
1: enable
0: disable
0
0
cfg_mode_sb
AShell: selects between two different sideband
transmission modes
0: mode0: see
Figure 17-28 Mode 0
)
1: mode1: see
Figure 17-29 Mode
bandwidth has to be set with
cfg_sbdown_daclk_clength
Table 17-25 TX config_byte_shell2
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...