17-40
MB86R02 ‘Jade-D’ Hardware Manual V1.64
17.6.1 Use cases
17.6.1.1
Use case 1
Feedthrough of 2bit sideband data
MCU467S Ashell
Jade-D APIX PHY TX
Indigo APIX PHY RX & Ashell
2bit Sideband Datawidth
Figure 17-30 Use Case 1
Jade-D
MCU467S
pin name
direction pin name
direction function
APIXn_SB_0
in
TDAn0
out
Sideband GPIO
Data bit 0
down
APIXn_SB_1
in
TDAn1
out
Sideband GPIO
Data bit 1
APIXn_SB_2
out
TCKIn
in
Sideband Clock
APIXn_SB_3
out
RDAn0
in
Sideband GPIO
Data bit 0
up
APIXn_SB_4
out
RDAn1
in
Sideband GPIO
Data bit 1
APIXn_SB_5
out
RCKn
in
Sideband Clock
Table 17-6 Use Case 1
n = channel number = 0..1
17.6.1.1.1
Jade-D configuration
Table 17-7, Jade-D APIX TX configuration vectors for use case 1
Jade-D configuration
config_byte_1
F0h
config_byte_2
FEh
config_byte_3
00h
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...