7-24
MB86R02 ‘Jade-D’ Hardware Manual V1.64
7.4.15 MBUS2AXU set register (CMBUS)
Address
FFF 44h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
WTWAIT
RTWAIT
FCAP[2:0]
R/W
R
R
R
R
R
R
R
R
R
R
R
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Function
Number
Name
31-5
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
4
DRAW_MBUS_WTWAIT
Transaction wait setting for write transaction The next transaction is not begun until the
transaction is completed on an internal bus.
0
Don't wait
1
Wait
3
DRAW_MBUS_RTWAIT
Transaction wait setting for read transaction The next transaction is not begun until the
transaction is completed on an internal bus.
0
Don't wait
1
Wait
2-0
DRAW_MBUS_FCAP
Built-in FIFO steps number setting.
000 8 steps
001 1 step
010 2 steps
011 3 steps
100 4 steps
101 5 steps
110 6 steps
111 7 steps
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...